A Novel Three Phase Multilevel Inverter Topology for Induction Motor Drive

M.DEENRAJU¹
M.Tech Scholar(PE), Department of EEE,
VRS &YRN College of Engineering and Technology,
Chirala, A.P,INDIA

P.SURENDRABABU²
Assoc.Prof in Department Of EEE,
VRS &YRN College of
Engineering and Technology,
Chirala, A.P, INDIA

DR.SATYANARAYANA³
Professor in Department of EEE,
VRS &YRN College of Engineering and Technology,
Chirala, A.P,INDIA

Abstract— The poor quality of voltage and current of a conventional inverter fed induction machine is due to the presence of harmonics and hence there is significant level of energy losses. The nine level inverter is used to reduce the harmonics. The inverters with a large number of steps can generate high quality voltage waveforms. The concept of multilevel inverters, introduced about 20 years ago entails performing power conversion in multiple voltage steps to obtain improved power quality, lower switching losses, better electromagnetic compatibility, and higher voltage capability. The benefits are especially clear for medium-voltage drives in industrial applications and are being considered for future naval ship propulsion systems. The application of pulselwidth-modulated (PWM) voltages using two-level high-voltage inverters to a squirrel-cage induction motor (SQIM) can cause heating of rotor shaft, voltage spike across the motor terminals, etc. The increase in the number of steps of the motor voltage and hence decreasing the dv/dt applied to the machine terminals can be a solution to this problem. The existing topologies that generate this multistep voltage include cascading of a number of single-phase inverters or use of higher order multilevel inverters. In this paper, a topology with series connection of three-phase three-level inverters is proposed, which addresses the problems of medium-voltage drives.

Keywords Medium-voltage ac drives, multilevel converter topologies.

I. INTRODUCTION

Power Electronics is playing an important role in the torque and speed control of motor drive. Variable speed AC induction motor drives are replacing the conventional DC Drives in industrial drive environment (Thomas M Jahns, 1980). DC motors have excellent speed and torque response, they have inherent disadvantage of commutator and mechanical brushes, which undergo wear and tear with time. AC induction machines are single excited, mechanically rugged and robust, but speed and torque control of these machines are more complex and involved, compared to DC machines. Induction motors have low starting torque and the motors carry large amplitude of starting currents, star delta starting or pole changing methods were followed (Juan Dixon et al., 2006). The advent of controlled switches the speed and torque control of induction machines have become relatively easier. A voltage source inverter can run the induction by applying three phase square wave voltages to the motor stator winding (Tolbert et al., 1999). A variable frequency square wave voltage can be applied to the motor by controlling the switching frequency of the power semiconductor switches. The square wave voltage will induce low frequency harmonic torque pulsation in the machine. Also variable voltage control with variable frequencies of operation is not possible with square wave inverters (Zhong DuLeon et al., 2006). The recent advancement in power electronics has initiated to improve the level of inverter instead increasing the size of filter. The total harmonic distortion of the classical inverter is very high. The performance of the multilevel inverter is better than classical inverter. In other words the total harmonic distortion for multilevel inverter is low. The total harmonic distortion is analyzed between multilevel inverter and other classical inverter (Chunmei Feng et al., 2000).

Multilevel power conversion has been receiving increasing attention in the past few years for high power applications. Numerous topologies and modulation strategies have been introduced and studied extensively for utility and drive applications in the recent literature. These converters are suitable in high voltage and high power applications due to their ability to synthesize waveforms with better harmonic spectrum and attain higher voltages with a limited maximum device rating. In the family of multilevel inverters the three-level topology, called Neutral Point Clamped (NPC) inverter, is only of the few topologies that has received a reasonable consensus in the high power community [2]. These NPC inverters have also been implemented successfully in the industrial applications for high power drives [3]. The conventional three-level inverter comprises four switches per phase with a diode clamp connected to the mid-point of the dc link. By closing two of the four switches, the load can be either connected to the top, middle or bottom of the dc link, thereby generating a three-level voltage waveform at the phase leg output. The LC sine filter connected at the output is used to filter out the high link. By closing two of the four switches, the load can be either connected to the top, middle or bottom of the dc link, thereby generating a three-level voltage waveform at the phase leg output. The LC sine filter connected at the output is used to filter out the high the output of the NPC inverter is directly connected through an LCL filter to the 4160V utility network. Optionally the utility side reactor can be replaced by a feeder transformer which adjusts to higher utility voltages by employing an appropriate turns-ratio. The voltages on the dc link capacitors are maintained at their nominal values by drawing necessary real power from the utility. One of the primary concerns for a successful operation is meeting the harmonic requirements given by IEEE 519-1992 even at very low short-circuit ratio. Hence, the
LCL filter connected at the output of the inverter needs to be adequately sized as to meet the stringent current and voltage requirements. At multi-megawatt power levels, where inherently lower short circuit ratios are existing, the dimensioning of such filters becomes a important issue. Similar voltage profiles can also be obtained by using higher order neutral-point-clamped (NPC) multilevel inverters [8], [9] or by cascading a number of two-level inverters [6], [7]. However, the multilevel NPC inverters suffer from dc-bus imbalance [11]–[13], device underutilization problems and unequal ratings of the clamped diodes [9], [10], etc., which are not very serious problems for inverters with three levels or lower. The capacitor voltage imbalance for a five-level one is presented in [14]–[15] which suggest the need of extra hardware in the form of dc choppers or a back-to-back connection of multilevel converters. The cascaded H-bridge topology [6]–[8] suffers from the drawbacks of the usage of huge dc-bus capacitors and complex input transformers for isolated dc bus for each module. These drawbacks are addressed in the proposed topology. Furthermore, the power circuit is modular in structure, and hence, the number of modules to be connected in series depends on the power of the drive.

II. PROPOSED CONVERTER TOPOLOGY

The proposed general configuration of “n” number of three level inverters connected in series is shown in Fig. 1. Each inverter module is a three-phase NPC three-level inverter. At the output stage, transformers are used to have the series connection of three-level inverters, as shown in Fig. 1. If “Vdc” is the dc-bus voltage of each inverter module, then “α” is the turns ratio of each transformer and “n” is the number of inverter modules then for sine PWM (SPWM) strategy, the motor rms phase voltage (Vph_inverter) can be expressed as follows

\[ \text{Rms of } V_{ph \_motor} \approx m n \]

Where \( m \) is the modulation index of the inverter topology defined as follows

\[ m = \frac{V_{ph \_inverter}}{V_{ph \_motor}} \]

where \( V_{ph \_motor} \) is the total phase voltage reference of the inverter topology. For the given peak of \( V_{ph \_motor}, \) peak of \( V_{ph \_inverter} \) can be computed as follows

\[ \text{Peak of } V_{ph \_inverter} = \text{Peak of } V_{ph \_motor} \]

The generation of individual reference voltage signal of each inverter is discussed as follows. The gate pulses for each three-level inverter module can be derived using two carrier signals. Thus, “n” numbers of such three-level inverter modules require “2n” number of carriers [10], [13]. The three-phase voltage reference signals are then compared with these carrier waves to produce the gate pulses for the inverters. For example, the carrier waves and the sinusoidal modulating voltage signal (SPWM technique) for R phase is shown in Fig. 2 for four series-connected three-level inverters. The carrier waves 1 and 1_ (Fig. 2) with R-phase voltage reference controls the inverter module 1. Similarly, 2 2_, 3–3_, and 4–4_ carrier waves with R-phase voltage reference generate the gate pulses for the three-level inverter modules 2, 3, and 4, respectively. Thus, each inverter module produces the voltage proportional to a part of the reference phase voltage signals. It is important to note that no two three-level inverter modules switch simultaneously (Fig. 2). Thus, the maximum \( \text{dv/dt} \) rate of the output voltage of this topology is limited to that of a single three-level inverter module (Fig. 5). The references of each inverter are shown in Fig. 3. The corresponding output line voltages of each inverter are shown in Fig. 4. The four windings, one from each transformer, are connected in series and produced the net R-phase voltage, as shown in Fig. 5 Similarly, the other two phase voltages are generated.

![Figure 1 Block diagram of three-phase three-level inverter modules connected in series driving an SQIM.](image)

![Figure 2 Carrier waves and the sinusoidal modulating voltage signal for R phase in SPWM technique](image)

The line voltage spectra of individual inverters are shown in Fig. 4 for switching frequency of 2.5 kHz. These line voltages get added to produce the net phase voltage of the topology. The voltage spectra are expressed as a percentage of the maximum total fundamental (Vpeak) that can be produced by the topology.

© RSJ 2012 RSJ ARCHIVES
or $V_{peak} = 2078.5$ V for $V_{dc} = 600$ V, $n = 4$, $\alpha = 1$, and $m = 1$ using (1). Hence, the spectra show the percentage share of the fundamental of each inverter module. These spectra also suggest that the line voltages of all these inverters contain additional small amount of the 5th-, 7th-, 11th-, 13th-, and higher order harmonics besides the normal switching harmonics. However, the net phase voltage and line voltage of this topology do not contain any of these harmonics, as suggested by the spectra shown in Fig. 5. These harmonics get canceled when the line voltages of the individual inverters are added by the transformers to produce the net phase voltages. The increased number of steps in the motor terminal voltage reduces the $dv/dt$ as that compared with a conventional two-level inverter.

III. DYNAMIC MODEL OF INDUCTION MOTOR

The induction machine d-q or dynamic equivalent circuit is shown in Fig. 1 and 2. One of the most popular induction motor models derived from this equivalent circuit is Krause’s model detailed in [5]. According to his model, the modeling equations in flux linkage form are as follows:

\[
\frac{d\psi_{mq}}{dt} = \frac{\omega_s}{\omega_3} \left( v_{mq} - \frac{\omega_e - \omega_s}{\omega_3} F_{mq} \right) \quad (1)
\]

\[
\frac{d\psi_{mq}}{dt} = \frac{\omega_s}{\omega_3} \left( v_{mq} - \frac{\omega_e - \omega_s}{\omega_3} F_{mg} \right) \quad (2)
\]

\[
\frac{d\psi_{qf}}{dt} = \frac{\omega_s}{\omega_3} \left( v_{qf} - \frac{\omega_e - \omega_s}{\omega_3} \right) F_{qf} + \frac{R}{x_{lr}} (F_{mq} - F_{qf}) \quad (3)
\]

\[
\frac{d\psi_{gr}}{dt} = \frac{\omega_s}{\omega_3} \left( v_{gr} - \frac{\omega_e - \omega_s}{\omega_3} \right) F_{gr} + \frac{R}{x_{lr}} (F_{mg} - F_{gr}) \quad (4)
\]

\[
F_{mg} = x_{sl} \left[ F_{dl} + \frac{F_{qf}}{x_{lr}} \right] \quad (5)
\]

\[
F_{mg} = x_{sl} \left[ F_{dl} + \frac{F_{qf}}{x_{lr}} \right] \quad (6)
\]

\[
i_{gs} = \frac{1}{x_{lr}} (F_{gr} - F_{mg}) \quad (7)
\]

2.2 Voltage Source Converter (VSC)
For a squirrel cage induction machine, as in the case of this paper, \( v_{qr} \) and \( v_{dr} \) in (3) and (4) are set to zero. An induction machine model can be represented with five differential equations as shown. To solve these equations, they have to be rearranged in the state-space form. In this case, state-space form can be achieved by inserting (5) and (6) in (1–4) and collecting the similar terms together so that each state derivative is a function of only other state variables and model inputs. Then, the modeling equations (1–4) of a squirrel cage induction motor in state-space become

\[
\frac{dF_p}{dt} = \omega_2 F_{qr} - \frac{R}{x_l} \left( \frac{x_m^*}{x_l} - 1 \right) F_{qr} \tag{13}
\]

\[
\frac{dF_{dr}}{dt} = \omega_2 F_{dr} - \frac{R}{x_l} \left( \frac{x_m^*}{x_l} - 1 \right) F_{dr} \tag{14}
\]

\[
\frac{dF_{dr}}{dt} = \omega_2 F_{dr} - \frac{R}{x_l} \left( \frac{x_m^*}{x_l} - 1 \right) F_{dr} \tag{15}
\]

\[
\frac{dF_{dr}}{dt} = \omega_2 F_{dr} - \frac{R}{x_l} \left( \frac{x_m^*}{x_l} - 1 \right) F_{dr} \tag{16}
\]

\[
\frac{d\omega}{dt} = \frac{1}{p} \left( \frac{p}{2J} \right) \left( T_e - T_L \right) \tag{17}
\]

**IV. MATLAB/SIMULINK MODEL & SIMULATION RESULTS**

Here simulation is carried out for two cases. In case I conventional three phase three level induction motor is simulated and in case II proposed multilevel drive is simulated.

Fig. 6 Matlab/Simulink Model of Conventional IM Drive

Fig. 6 shows the Matlab/Simulink model of conventional three-phase three-level induction motor drive. It consists of a front end rectifier followed by a three-phase inverter.

Fig. 7 Three Level output

Fig. 7 shows the three-level output of the conventional inverter. Her switching frequency is taken as 1050 hz.
Fig. 9 shows the block diagram of proposed series connected multilevel inverter fed induction motor drive. It consists of four inverters. Here we are using phase shifted carrier PWM.

Fig. 10 Three Level output Inverter 1

Fig. 11 Three Level output Inverter 2

Fig. 12 Three Level output Inverter 3

Fig. 13 Three Level output Inverter 4

Fig10 to 13 shows the individual inverter outputs. From the figures it is clear that each output consists of only three levels.
V. CONCLUSION

A series connection of three-level inverters has been proposed for a medium-voltage SQIM drive with increased voltage capacity. The topology ensured high-power operations with medium-voltage output having several voltage levels. The reduction in the ratings of the dc bus capacitor and reduced imbalance problems in the dc bus are some of the advantages of the proposed topology over the existing topologies. The disadvantage of the proposed topology is that it requires additional output transformers which introduce additional cost and losses. However, these transformers do not have complex underutilized windings like that required in cascaded H-bridge topologies. Finally a Matlab/Simulink model is developed and simulation results are presented.

REFERENCES


AUTHORS PROFILE

M. DEENA RAJU has received the B.Tech degree in Electrical & Electronics Engineering from Jawaharlal Nehru Technological University in 2006. Presently he is pursuing M.Tech Power Electronics in VRS& YRN Engineering & Technology, Chirala. His areas of interest are power electronics and power systems.

Mr. P. SUREN德拉 BABU is currently working as Associate Professor & HOD, EEE in VRS & YRN College of Engineering And Technology, Chirala. He completed his B.tech in the year 2002 at JNTU Anantapur. He completed his M.tech in the year 2007 at JNTU Hyderabad. He has over 10 years of teaching experience in various positions. His research areas include FACT Devices, Power Systems.

Dr. SATYANARAYANA S., obtained Ph.D. Degree in Distribution Automation from JNTU college of Engineering, Hyderabad. Currently he is working as a principal VRS & YRN Engg. College, Chirala. His research interests include Distribution Automation and Power Systems.